Tracking Performance Portability on the Yellow Brick Road to Exascale
International Workshop on Performance, Portability and Productivity in HPC held in conjunction with Supercomputing (P3HPC), 2020
Abstract
With Exascale machines on our immediate horizon, there is a pressing need for applications to be made ready to best exploit these systems. However, there will be multiple paths to Exascale, with each system relying on processor and accelerator technologies from different vendors. As such, applications will be required to be portable between these different architectures, but it is also critical that they are efficient too. These double requirements for portability and efficiency begets the need for performance portability. In this study we survey the performance portability of different programming models, including the open standards OpenMP and SYCL, across the diverse landscape of Exascale and pre-Exascale processors from Intel, AMD, NVIDIA, Fujitsu, Marvell, and Amazon, together encompassing GPUs and CPUs based on both x86 and Arm architectures. We also take a historical view and analyse how performance portability has changed over the last year.
@inproceedings{p3hpc20,
author = {Deakin, Tom and Poenaru, Andrei and Lin, Tom and McIntosh-Smith, Simon},
title = {{Tracking Performance Portability on the Yellow Brick Road to Exascale}},
booktitle = {{International Workshop on Performance, Portability and Productivity in HPC held in conjunction with Supercomputing (P3HPC)}},
year = {2020},
publisher = {{IEEE}},
doi = {10.1109/P3HPC51967.2020.00006},
keywords = {Conferences and Workshops}
}